Zero-Crossing DPLL Bit Synchronizer with Pattern Jitter Compensation

Patrick G. Ogmundson, Member, IEEE and Peter F. Driessen, Member, IEEE

Abstract—A new digital phase-locked loop (DPLL) bit synchronizer which tracks the zero crossings of a bandlimited binary signal is proposed. This synchronizer reduces "pattern jitter" or "self noise" with a compensation signal in the synchronizer feedback loop without using a prefilter. Analytical results are derived for the timing jitter variance (additive noise and self noise) of the synchronizer. Computer simulations and laboratory measurements verify the effectiveness of the pattern jitter compensation technique for a synchronizer operating with both spectral raised cosine signaling pulses as well as for signaling pulses generated by a realizable filter network.

The pattern jitter compensation method can be implemented in an adaptive synchronizer structure for applications where a priori knowledge of the signaling pulse shape is not available.

I. INTRODUCTION

In the synchronization of band limited signals pattern jitter or self noise [1], [2] may be of concern. Signaling pulses overlapping in time will cause the synchronizer to generate a timing jitter component that is statistically independent of the timing jitter generated by the additive noise. At high signal to noise ratios, the jitter performance is bounded by the pattern jitter [1]. The synchronizer pattern jitter performance is of special concern in a regenerative synchronizer environment, where the timing signal is successively recovered along a chain of digital regenerators [3]. The maximum number of regenerators in the chain that can be used in a system is determined by the maximum allowable cumulative pattern jitter before the error probability is not acceptable [4].

A common synchronization technique for bandlimited systems is to pass the received signal through a nonlinear device to generate a discrete spectral line component at 1/T, which is recovered by either a bandpass filter or a PLL [5], [6], [1]. This synchronizer will have a pattern jitter component present in the recovered timing signal. The pattern jitter can be reduced by reducing the bandwidth of the bandpass filter (or PLL) [7], at the expense of acquisition time [8].

It has been shown that for a synchronizer operating with a square law nonlinearity, the use of a bandpass prefilter with conjugate symmetry about 1/2T prior to the nonlinear device will eliminate pattern jitter [2]. For other nonlinearities a nearly optimum prefilter has been defined [9].

In this paper, a new approach to pattern jitter reduction which does not require a prefilter is presented. A zero-crossing tracking digital phase locked loop is used in conjunction with a compensation signal that estimates the distortion of the zero-crossing locations caused by pulse overlap using knowledge of the received data decisions and the channel impulse response x(t). The digital phase-locked loop has several advantages. First, the interface between the received signal and the synchronizer is a simple hard limiter, eliminating the need for an analog to digital converter. Second, the system is suitable for low-cost digital circuit implementation in that only the hard limited (thus binary) signal is processed. Third, it will be shown that pattern jitter can be effectively eliminated for most practical signal to noise ratios (SNR) without the requirement of a prefilter. The cost saved by not using a prefilter may be significant in some applications.

The performance of the new synchronizer is determined in terms of the additive noise and self noise timing error (jitter) variances with the pattern jitter compensation technique incorporated into the analysis. For applications where little is known about the system impulse response, an adaptive pattern jitter compensation technique is also presented. Computer simulation results are presented for synchronization of both spectral raised cosine (SRC) signaling pulses [10] and for pulses that can be generated by a realizable filter network [11]. The computer simulations verify that pattern jitter may be significantly reduced with this synchronization technique in systems that operate fairly close to the Nyquist minimum bandwidth. Laboratory measurements of a digital signal processor implementation of a pattern jitter compensation synchronizer confirm the effectiveness of the technique.

This paper is organized as follows: the proposed pattern jitter compensation method and synchronizer operation is described in Section II. Section III contains the major analytical result of the paper, the timing jitter variance analysis of the proposed DPLL synchronizer for both additive noise and pattern jitter in terms of the DPLL feedback transfer function, the signaling pulse x(t) and the signal to noise ratio (SNR). An adaptive scheme which does not require a priori knowledge of x(t) is outlined in Section IV. The computer simulation results are presented in Section V with conclusions in Section VI.

II. PATTERN JITTER COMPENSATION AND SYNCHRONIZER OPERATION

A. Principles of Pattern Jitter Compensation

Consider a binary transmission system in the absence of noise. The received signal is

\[ s(t) = \sum_{k} a_k x(t - kT) \]  

(1)

where \( a_k \in \{-1, +1\} \) are independent zero-mean binary numbers and \( x(t) \) is the Nyquist filtered signaling pulse.

The Nyquist criterion for zero ISI guarantees that the signaling pulse overlap from adjacent symbols is zero at the decision times \( t = kT \). However, at the zero crossing times, pulse overlap is most often not zero, and the zero crossing scatter can be quite significant. For zero pulse overlap (no scatter) at zero crossings,
\[ \sum a_k(t - kT) \rightarrow H(f) \rightarrow \text{LPF}_T \rightarrow \text{AWGN} \rightarrow S(f) = \frac{N_0}{2} \rightarrow H_R(f) \rightarrow \text{LPF}_R \rightarrow \text{Data Out} \]

Fig. 1. Bandlimited baseband binary data transmission system.

\[ y(t) = \eta(t) \]

where \( y(t) \) is defined by (1), \( \epsilon \) is the delay of the received signal to be estimated by the synchronizer, and \( \eta(t) \) is the filtered additive white Gaussian noise with single-sided power spectral density (psd) \( N_0 \). The signaling pulse \( x(t) \) is the impulse response of the matched filter cascade. We assume throughout this paper that there is negligible frequency offset between the local and incoming clocks, and therefore \( \epsilon \) assumes a constant value.

The synchronizer used to analyze the performance of the proposed compensation technique is illustrated in Fig. 2. The synchronizer is a zero-crossing tracking phase-locked loop synchronizer [14] with the addition of the pattern jitter compensation. The hard limiter reveals the zero crossings in the received signal. The values of \( \hat{a}_{k+1} \) are determined by sampling at

\[ t = kT + \epsilon_k \]

where \( \epsilon_k \) is the synchronizer’s estimate of \( \epsilon \) for data symbol \( \hat{a}_{k+1} \). The synchronizer timing error \( \epsilon_k \) is

\[ \epsilon_k = \epsilon - \hat{\epsilon}_k \]

The received sequence \( \{\hat{a}_{k-\infty}\} \) is stored in a shift register, values of which are used to locate in memory the correct value of \( \hat{\epsilon}_k \). The phase detector (PD) generates an output \( w_0 \) which is proportional to the time difference between the location of the zero crossing (2), and the predicted location \( t = kT + \epsilon_k + \hat{\epsilon}_k \). The PD may be implemented digitally with a high-speed up/down counter with clock period \( T_c \ll T \). The counter is reset to zero at the start of each bit interval and counts over the duration of the bit interval. The output of the hard limiter determines the direction of the count. The PD output \( w_0 = (a_m - \hat{a}_{m-1})\epsilon_k \), where \( \epsilon_k \) is the counter result at the end of the bit interval. The PD quantizes the zero crossings to \( N = \lceil T/T_c \rceil \) locations.\(^3\) The remainder of the synchronizer consists of the \( m \) bit delay, a loop filter \( F(z) \), and a numerically controlled oscillator (NCO).

C. Synchronizer Model

In this section, the model of the synchronizer used to determine the timing-error variance is discussed and assumptions are stated. Following [14], we assume that the zero-crossing locations are sufficiently close to the nominal locations \( t = kT + \epsilon + \epsilon \) to use a two-term Taylor series expansion of \( \cos(\epsilon) \) about the nominal zero-crossings as a linear approximation. Some comments about this assumption should be made. The assumption will not be valid for very small excess bandwidth systems where the pulse overlap is too large for a linear approximation to apply. The assumption will also fail if the phase noise \( \eta(t) \) is not sufficiently bandlimited and the SNR is too low to assume either a single zero crossing in a bit interval, or zero crossings close to the nominal location. Simulation results in Section V indicate that these assumptions are reasonable for \( E_b/N_0 > 5 \) DB and excess bandwidth \( 0.1 < \alpha < 1.0 \) where \( \alpha \) is the excess bandwidth factor relative to the minimum Nyquist bandwidth.

Following these assumptions [14], if \( a_k \neq \hat{a}_{k+1} \), a zero crossing in the received waveform \( y(t) \) occurs at

\[ t = kT + \epsilon_k + \epsilon + \epsilon_k + \hat{\epsilon}_k \]

\(^3\)The PD implementation description assumes \( t_m = T/2 \), but the PD may easily be modified if nominal zero crossings do not occur in the center of the bit interval.

As \( m \) future bits relative to \( \hat{a}_{k+1} \) are required in \( \{\hat{a}_k\} \), an \( m \) bit delay is required to calculate \( \hat{\epsilon}_k \). The \( m \) bits will correspond to the expected length of the precursors, which for most applications will not be significantly longer than one or two bits [11]. In a practical system, the values of \( \hat{\epsilon}_k \) can be determined for all combinations of \( \{\hat{a}_k\} \) and stored in memory. During operation, the synchronizer can retrieve the stored values of \( \hat{\epsilon}_k \). It will be shown in Section IV that the \( \hat{\epsilon}_k \) values may also be determined with an adaptive synchronization structure.

B. Synchronizer Description

The proposed synchronizer operates on the binary communications system whose baseband equivalent model is illustrated in Fig. 1 [13]. The system consists of a transmit low pass filter (LPFf), a receive low pass filter (LPFf), and a synchronizer to generate the appropriate samples to recover the transmitted data. The \( H_f(f) \) and \( H_R(f) \) filters form a matched filter pair [13]. It is assumed that the channel frequency characteristic is flat, or that fixed equalization is used to compensate for the channel characteristic.

The received signal and noise at the LPFf output is

\[ y(t) = x(t - \epsilon) + \eta(t) \]

where $\epsilon$ is the constant delay parameter, $n_k$ is due to the additive noise, and $\tau_k$ is due to pulse overlap. The terms $n_k$ and $\tau_k$ are statistically independent. A typical zero crossing waveform is illustrated in Fig. 3.

The linear approximation for $n_k$ is

$$n_k = c \cdot a_k \eta(kT + t_0 + \epsilon)$$  \hspace{1cm} (9)

where $c$ is the expected inverse slope of the zero crossing [14]

$$c = \frac{1}{x'(t_0) - x'(t_0 - T)}.$$ \hspace{1cm} (10)

Similarly, a linear approximation to $\tau_k$ can be made by determining the amplitude of the pulse overlap at the nominal zero-crossing location and multiplying by $c$ [14]

$$\tau_k = c \cdot a_k \cdot \sum_{i \neq 0,1} a_{k+i} \cdot x(t_0 - iT).$$ \hspace{1cm} (11)

Ignoring the possibility of errors in the received data sequence, the linearized value of $\hat{\tau}_k$ is the summation in (11), including only the terms in the compensation sequence (3)

$$\hat{\tau}_k = c \cdot a_k \cdot \sum_{i \neq 0,1} a_{k+i} \cdot x(t_0 - iT).$$ \hspace{1cm} (12)

A discrete-time model of the synchronizer is shown in Fig. 4. The structure is very similar to a digital phase-locked loop [15], with the exception of the multiplier and the pattern jitter compensation signal in the feedback. At the input to the synchronizer, $\eta$ and $n_k$ are the pulse overlap and additive noise disturbance parameters, respectively, and $\epsilon$ is the parameter to be estimated. The value of $b_k$, the input to the multiplier, is determined by the presence of a transition [14]

$$b_k = \begin{cases} 1 & \text{if } a_k \neq a_{k+1} \\ 0 & \text{if } a_k = a_{k+1} \end{cases}$$ \hspace{1cm} (13)

and so the multiplier input $2b_k$ may be written as

$$2b_k = (1 - a_k a_{k+1}).$$ \hspace{1cm} (14)

In Fig. 4, the output of the multiplier is scaled by the PD gain constant $K_{PD}$. The PD output $w_k$ is delayed $m$ bits and the pattern jitter compensation signal $2b_{k-m} \hat{\tau}_{k-m} K_{PD}$ is subtracted from $w_{k-m}$. The resulting sequence $u_k$ is filtered by $F(z)$, and the filtered output sequence $v_k$ is used to control the NCO. Timing adjustments are made according to

$$i_{k+1} = i_k + K_{NCO} v_k.$$  \hspace{1cm}

The discrete-time synchronizer model of Fig. 4 may be redrawn as shown in Fig. 5, where the transfer function $G(z)$ is

$$G(z) = K_{PD} K_{NCO} F(z) z^{-m+i-1}.$$ \hspace{1cm} (15)

Referring to Fig. 4, the pattern jitter compensation signal $2b_{k-m} \hat{\tau}_{k-m} K_{PD}$ may be transferred backwards through the $m$ bit delay, the phase detector gain constant $K_{PD}$, and the transition multiplier $b_k$, and therefore may be represented at the input by $\hat{\tau}_k$ as shown in Fig. 5.

III. DETERMINATION OF TIMING-ERROR VARIANCE

In this section, an expression for the synchronizer timing-error variance (jitter variance) $\sigma^2_{\epsilon}$ is derived in terms of $x(t), G(z), E_{\eta}/N_0$, and the number of data decisions $l + m + 2$ used to estimate $\hat{\tau}_k$ in (4). The two components of $\sigma^2_{\epsilon}$ of interest are the pattern jitter variance $\sigma^2_{\epsilon_p}$ and the noise jitter variance $\sigma^2_{\epsilon_n}$.

Due to the presence of the multiplier in the feedback path, a transfer function for the PLL cannot be directly derived. The performance of an analog synchronizer, based on the linear Taylor series approximation has been analyzed in [14]. This analysis is adapted here for the discrete-time model [16, Appendix B] with the pattern jitter compensation technique incorporated into the analysis.

The result for the timing error variance in [14] is accurate only for narrow-bandwidth synchronizers. In the present analysis, a new result for $\sigma^2_{\epsilon}$ is derived. It is shown that if the sampled noise sequence $\eta(kT + t_0 + \epsilon)$ is a discrete-time white noise process (which for example is the case for a Nyquist matched filter system [16, Appendix C]), then the result for $\sigma^2_{\epsilon}$ is correct regardless of the synchronizer bandwidth. The result for $\sigma^2_{\epsilon}$ contains some approximations, but computer simulation results indicate that these approximations introduce only small errors, and for large bandwidth synchronizers the analysis is significantly more accurate than in [14].

The following procedure is used to determine $\sigma^2_{\epsilon}$: first the autocorrelation function of the zero-mean component of the sequence $[\{\epsilon_k]\}$ is evaluated. After manipulation and substitution, two approximations are made to simplify two of the less dominant cross-correlation expressions in the resulting equation. The $z$ transform of the simplified expression is taken, from which $\sigma^2_{\epsilon}$ is found to be (31).

It is shown in [14] that if $G(z)$ has a pole at $z = 1$ (or $\omega = 0$) for $\epsilon$ is constant, $\hat{\epsilon}_k$ is an unbiased estimate of $\epsilon$, i.e., $E[\hat{\epsilon}_k] = \epsilon$. Therefore $\hat{\epsilon}_k = \epsilon + \hat{\epsilon}_k$ where $\hat{\epsilon}_k$ is the zero-mean random variable with mean-square value $R_{\epsilon}(0) = \sigma^2_{\epsilon_p} = \sigma^2_{\epsilon_n} + \sigma^2_{\epsilon}$.

The sequence $\hat{\epsilon}_k$ may be written

$$\hat{\epsilon}_k = \sum_{j=-\infty}^{k} g_{j-k} \gamma_j - 2b_j \hat{\epsilon}_j$$ \hspace{1cm} (16)

where $g_j$ is the impulse response of $G(z)$ and

$$\gamma_k = 2b_k (\tau - \hat{\tau}_k) + 2b_k \eta_k.$$

The calculation of $\sigma^2_{\epsilon}$ begins by rearranging (16) to yield

$$\hat{\epsilon}_k + 2 \sum_{j=-\infty}^{k} g_{j-k} \hat{\epsilon}_j = \sum_{j=-\infty}^{k} g_{j-k} \gamma_j$$ \hspace{1cm} (18)
In [16], it is demonstrated that after substitution of (16), the expectation in (19) may be evaluated to yield
\[
R(z) + \sum_{i=0}^{k} g_{z-i} R(z) \sum_{j=-\infty}^{k-q} g_{z-j} \sum_{j=-\infty}^{k-q-i} g_{z-j} R(z) = \sum_{i=0}^{k} g_{z-i} \sum_{j=-\infty}^{k-q} g_{z-j} R(z)
\]

The approximations
\[
E(a, a+1, a+1, a+1, a+1) \approx R(z) \delta(i-j)
\]

and
\[
E(a, a, a, \delta, \delta) \approx 0
\]

needed to obtain (20) are justified in [16, Appendix D]. The terms obtained in (20) were found to be the dominant terms by computer simulation, and the small errors associated with these approximations diminish as the synchronizer bandwidth is reduced.

The z transform can be applied to each term in (20) to obtain
\[
S(z)(1 + G(z)(1 + G(z)z^{-q})) = G(z)G(z)S(z)
\]

where the z transform of the autocorrelation function \(R(z)\) is defined to be
\[
S(z) = \sum_{i=0}^{k} R(z)z^{-q}
\]

with a similar definition for \(S_a(z)\). Rearranging (21) yields
\[
S(z) = H(z)H(1/z)S(z) + S(z)H(1/z)R(z)
\]

where the DPLL feedback transfer function \(H(z)\) is defined to be
\[
H(z) = \frac{G(z)}{1 + G(z)}
\]
The mean-squared value of $\tau_k$ is [17]

$$R_\tau(0) = \frac{1}{2\pi} \int_{-\pi}^{\pi} S_\tau(\omega) \, d\omega$$  

(25)

where $S(\omega) = S(\tau)|_{\tau=k/T}$.

Note that $\omega$ is normalized such that $T = 1$.

Substituting (23) in (25) and rearranging to solve for $R_\tau(0)$, we find

$$\sigma_\tau^2 = R_\tau(0) = \frac{1}{2\pi} \int_{-\pi}^{\pi} |H(\omega)|^2 S_\tau(\omega) \, d\omega$$  

(26)

where $2B_f T$ is the equivalent noise bandwidth of the transfer function $H(z)$ [15], [18]

$$2B_f T = \frac{1}{2\pi} \int_{-\pi}^{\pi} |H(\omega)|^2 \, d\omega.$$  

(27)

The power spectral density (psd) $S_\tau(\omega)$ is the Fourier transform of $R_\tau(q)$ of $R_\tau(q)$. From statistical independence, $\tau_k$ defined in (17) is the sum of two mutually uncorrelated sequences with an autocorrelation function

$$R_\tau(q) = 4E[b_k(x_k - \tau_k)b_{k+q}(x_{k+q} - \tau_{k+q})]$$

$$+ 4E[b_k u_k n_{k+q} n_{k+q} + u_k n_{k+q} n_{k+q}]$$

$$= R_\tau(q) + R_N(q)$$  

(28)

(29)

where $R_\tau(q)$ is related to the pulse overlap (ISI) and $R_N(q)$ to the additive noise.

The psd $S_\tau(\omega)$ is the Fourier transform of (29)

$$S_\tau(\omega) = S_T(\omega) + S_N(\omega)$$  

(30)

Substituting (30) into (26) yields

$$\sigma_\tau^2 = \frac{1}{2\pi} \int_{-\pi}^{\pi} |H(\omega)|^2 [S_T(\omega) + S_N(\omega)] \, d\omega$$

$$= \sigma_{n_1}^2 + \sigma_{n_2}^2.$$  

(31)

Comparing (31) to the result obtained for $\sigma_\tau^2$ in [14] it is evident that the two equations differ in the sign of $2B_f T$ in the denominator [16, Appendix B].

The two terms $\sigma_{n_1}^2$ and $\sigma_{n_2}^2$ in (31) are evaluated in Appendixes A and B, respectively, in terms of $x(t), G(z), E_b/N_0, I$, and $m$, thus completing the determination of $\sigma_{\tau_k}^2$.

In Appendix C, $\sigma_{n_1}^2$ is given for $F(z) = 1$ in (15) and $\tau_k = \tau = 0$ in (17) (no pulse overlap) in order to demonstrate the effect of the $m$ bit delay in the feedback on $\sigma_{n_1}^2$ and $2B_f T$ when the loop gain $K^2 = K_{PID} K_{NCO}$ is held constant.

IV. ADAPTIVE PATTERN JITTER COMPENSATION

The analysis of the pattern jitter compensation technique assumes that $x(t)$ is known at the synchronizer. Often due to filter imperfections and nonideal channel equalization $x(t)$ may not be accurately known. It is therefore of interest to examine an adaptive pattern jitter compensation technique based on the previous analysis.

Consider the linearized value of the compensation sequence $\hat{\tau}_k$ defined in (12). If $x(t)$ is not known, the value of $x(t_k - \hat{\tau}_k)$ may be replaced by an estimated value $\hat{x}_k$. The unknown constant $c$ may also be lumped in with this estimate. Including the $m$ bit delay the adaptive estimate of $\hat{\tau}_{k-m}$ may be written as

$$\hat{\tau}_{k-m} = a_{k-m} + \sum_{i=1}^{m} a_{k-m+i} \hat{x}_{k-i}.$$  

(32)

The estimates $\hat{x}_{k+i}$ may be recursively generated by applying the stochastic gradient algorithm [19] to yield the coefficient update equation

$$\hat{x}_{k+i+1} = \hat{x}_{k+i} + \beta u_k a_{k-m} a_{k-m+i}$$  

(33)

where $u_k$ is from Fig. 4 and $\beta$ is the update equation gain constant. The value of $\beta$ is chosen to be small enough to ensure that the adaptation does not interfere with the acquisition performance of the synchronizer.

V. SIMULATION RESULTS

A computer simulation of the pattern jitter compensation synchronizer is carried out to verify that the assumptions made in the analysis are reasonable, and to determine the effectiveness of the proposed synchronization technique.

The synchronizer used in the simulations operates with $F(z) = 1$, and loop gain $K$. Two simulation methods, a linear simulation and an actual simulation, are used. The linear simulation uses the linearized values of $n_k$, $\tau_k$, and $\tau_k$ from (9), (11), and (12), respectively, to determine the timing jitter variance $\sigma_t^2$ using Monte Carlo methods. The actual simulation results are based on timing jitter variance estimates from the generation of actual signal and noise waveforms. Details of the simulation are described in [16, Appendix F].

Simulation results are presented for a raised cosine (SRC) signaling pulses [13]

$$x(t) = \frac{\sin(\pi t/T)}{(\pi t/T) \left[ 1 - 4\pi^2(\pi/4T)^2 \right]}. $$  

(31)

and for a realizable data transmission filter [11] with a nominal cutoff frequency $1/2T$ with normalized ($T = 1$) poles and zeros as listed in Table I. The eye diagram for this filter, given in [11], clearly illustrates the presence of pulse overlap at the zero crossings, and the absence of ISI at the optimum sampling time.

The pattern jitter result in (31) does not depend on the matched filter model in Fig. 1 but only on the impulse response $x(t)$ of the cascade of the two filters. For the realizable filter, it is assumed that the variance $\sigma_t^2$ is equal to the optimum for matched filter operation [13], and is determined according to (B11). The samples $\eta (kT + t_k + \epsilon)$ in (9) are assumed to be independent from sample to sample. The correctness of these two assumptions is dependent on how accurately the filter can be partitioned into an approximate matched filter cascade.

In the following, the simulation results are compared to the calculated $\sigma_{n_1}^2$ and $\sigma_{n_2}^2$, determined by numerical integration of (BS) and (AI), respectively.

The performance of the pattern jitter compensation technique with SRC signaling pulses is compared to the uncompensated synchronizer for the following number of terms in the pattern jitter compensation estimate $\hat{\tau}_k$ in (4): 4 b ($l = m = 1$), 6 b ($l = m = 2$), and 8 b ($l = m = 3$). Simulation results are based on the linearized values for $n_k$, $\tau_k$, and $\tau_k$ from (9), (11), and (12), respectively, and an SRC $x(t)$. Fig. 6 compares the calculated and linear simulation results for $\sigma_{n_1}^2$. The value of $K$ is fixed such that in (C6) $2B_f T = 0.025$ for
the uncompensated synchronizer \(m = 0\). Thus \(2B_0T\) will take on a different value for each \(m\). It is apparent that at very small values of \(\alpha\), the data sequence lengths are not sufficient to yield a significant improvement. The improvement in \(\sigma^2_{z^j}\) for \(\alpha \geq 0.2\) is quite good. Note that at some specific values of \(\alpha\) the jitter variance of the longer sequence is larger than that of the shorter sequence. This can be explained by recognizing the fact that at these values of \(\alpha\), the precursor and postcursor tails of the longer sequence pass through zero at \(t = t_0 = (m + 1)T\), and \(t = t_0 + iT\), respectively. Therefore, the longer sequence does not compensate for any additional pulse overlap, but performance will be degraded by the slightly larger \(2B_0T\) due to the extra delay \(m\) in the feedback loop of the PLL. Similar results are obtained for other values of \(K\) [16].

The performance of the pattern jitter compensation technique in the presence of additive noise is illustrated in Fig. 7 with \(\alpha = 0.3\) and \(K\) fixed such that \(2B_0T = 0.10\) for \(m = 0\). The simulation points are compared to the calculated timing-error variance \(\sigma^2_{z^j} = \sigma^2_{p^j} + \sigma^2_{t^j}\), where \(\sigma^2_{p^j}\) and \(\sigma^2_{t^j}\) are determined by (B8) and (A1), respectively. The simulation points are in close agreement with the analytical results. The approximations used to obtain (20) account for the slight discrepancies between calculated and simulated results. At low \(E_b/N_0\), the jitter variance \(\sigma^2_j\) for different values of \(m\) is asymptotic to \(\sigma^2_{t^j}\) for the corresponding feedback delay \(m\). The jitter reduces as \(E_b/N_0\) increases as expected, but is lower bounded by the residual pattern jitter. For \(E_b/N_0 \leq 35dB\), the performance of the 8 bit uncompensated synchronizer has a jitter variance only slightly larger than that of \(\sigma^2_{t^j}\). Therefore pattern jitter is essentially eliminated from the synchronizer output for all practical \(E_b/N_0\). The larger value of \(2B_0T\) due to the \(m\) bit delay in the feedback path is illustrated by the difference between the \(m = 0\) and \(m = 3\) curves calculated for \(\sigma^2_{t^j}\).

For larger values of \(\alpha\) the required sequence length to effectively eliminate pattern jitter will decrease. With \(\alpha = 0.5\), a sequence length of only 6 b \((i = m = 2)\) gives performance nearly equivalent to the synchronizer operating in the absence of pulse overlap at the zero crossings [16]. Again the simulation results are in close agreement with the analysis [16].

The proposed synchronizer is also evaluated using actual SRC pulses and a filtered noise waveform. The actual simulation yields results are very close to the linear analysis and the linear simulation [16], confirming that for an SRC system, the linear assumptions made in the analysis are a reasonable approximation to the actual case. For very small values of \(\alpha < 0.1\), or for \(E_b/N_0 < 5dB\) there is some divergence between the linear and actual curves, where the pulse overlap and additive noise is too large for the linear analysis to apply.

The jitter variances \(\sigma^2_{p^j}\) and \(\sigma^2_{t^j}\) of a synchronizer operating on signaling pulses generated by the 7th-order transmission filter are calculated from (A1) and (B11), respectively. The calculated and simulated timing jitter variance \(\sigma^2_j = \sigma^2_{p^j} + \sigma^2_{t^j}\) as a function of \(E_b/N_0\) is illustrated in Fig. 8. \(K\) is fixed so that the bandwidth of the synchronizer is \(2B_0T = 0.1\) for \(m = 0\). Again, the agreement between the calculated and simulated results is quite good. Also apparent is that a 9 b compensation sequence \((i = m = 1)\) will effectively eliminate the pattern jitter for most practical \(E_b/N_0\).

The adaptive synchronization technique described in Section IV is verified in [16]. In addition, an implementation of the synchronizer using a TMS 32020 digital signal processing integrated circuit was used to confirm the simulation results. Laboratory measurements indicate that for NRZ pulses filtered by a 4th-order Butterworth filter, pattern jitter is essentially eliminated using a 4 b compensation sequence with no feedback delay [16].

VI. CONCLUSION

The pattern jitter component of a zero-crossing tracking PLL synchronizer may be reduced well below the noise jitter component by using a short sequence of received data bits to predict the effect of pulse overlap on the zero-crossing locations. Pattern jitter compensation can be based on a known impulse response, measured zero-crossing locations, or in an adaptive implementation. The number of bits in the compensation sequence depends on the rate at which the system impulse response decays, which is generally determined by the operating bandwidth of the system. The advantage of this method of reducing pattern jitter is that a prefilter is not required. The bit synchronizer is suitable for a completely digital implementation.

Three methods are presented to determine the timing jitter variance performance of the synchronizer. First, analytical equations based on linear approximations are derived. The analysis is more complete than a previous result [14], and it also includes the pattern jitter compensation. The new result is exact for white noise disturbances (for example, additive noise at a matched filter output) and simulation results indicate that it is more accurate for nonwhite disturbances (e.g., pulse overlap) as well. Second, the linear assumptions made in the analysis can be used to generate a recursive timing equation which can be evaluated using Monte-Carlo techniques to determine the jitter variances. The third technique is to directly simulate the synchronizer by generating the required waveforms, and recovering the timing information. Any of the aforementioned methods can be used by designers to estimate the compensation sequence lengths to reduce the pattern jitter below a required level.

For operation with SRC signaling pulses, both the linear and actual simulation results are in close agreement with the analytical results. The analysis is also effective in predicting the jitter variance of a synchronizer operating on pulse waveforms generated by a 7th-order realizable data transmission filter.

The simulation results and analysis also verified the effectiveness of the proposed pattern jitter compensation technique. The results demonstrate that the technique can be used on SRC signaling pulses to greatly reduce the pattern jitter component of the synchronizer. For a small excess bandwidth \(\alpha = 0.3\), the pattern jitter is essentially eliminated for \(E_b/N_0 < 35dB\) using an 8 b compensation sequence. An excess bandwidth of \(\alpha = 0.5\) requires only a 6 b sequence.

The 7th-order realizable data transmission filter required a sequence length of 9 b, with only 1 b feedback delay \((m = 1)\). The performance of the synchronizer indicates that it may find application in low-cost digital synchronizer implementations for a bandlimited binary data communications system, where the pattern jitter in the synchronizer is expected to be a concern.
For applications where the impulse response is not accurately known, the adaptive pattern jitter compensation technique may be appropriate. Alternatively, the zero-crossing locations may be measured and fixed compensation sequence values used.

The performance of the compensation technique for multilevel signaling and in the presence of a frequency offset has not been addressed in the analysis or simulations, and is an area for further study.

APPENDIX A:
CALCULATION OF PATTERN JITTER VARIANCE

In this Appendix, the pattern jitter variance $\sigma_{pj}^2$ is determined using (31) with $S_N(\omega) = 0$, so that

$$\sigma_{pj}^2 = \frac{1}{2\pi} \int_{-\infty}^{\infty} |H(\omega)|^2 S(\omega) d\omega$$  \hspace{1cm} (A1)

where $S(\omega)$ is determined from $R_{ij}(q)$. From (28) and (29)

$$R_{ij}(q) = 4\delta_{ij} \tau_k \tau_{k+q} (\tau_k \tau_{k+q})$$  \hspace{1cm} (A2)

Substituting (11), (12), and (14) for $\tau_k$, $\tau_k$, and $b_i$, respectively, and retaining only the non-zero expectation terms in (A2)

$$R_{ij}(0) = 2\delta^2 \sum_{i \in P} x^2(t_i - iT)$$  \hspace{1cm} (A3)

$$R_{ij}(\pm 1) = -\delta^2 \sum_{i \in Q} x(t_i - iT) x(t_i + (i + 1)T) - A_2 B_{-2}$$  \hspace{1cm} (A4)

$$R_{ij}(q) = \delta^2 [A_4 - B_2] [A_{-4} - B_{-2}]$$  \hspace{1cm} (A5)

where $P$ is the sequence

$$\{-l, \cdots, 0, 1, \cdots, m + 1\}$$  \hspace{1cm} (A6)

and $Q$ is the sequence

$$\{-l + 1, \cdots, -1, 0, \cdots, m\}$$  \hspace{1cm} (A7)

and

$$A_4 = \begin{cases} x(t_n - qT) & \text{for } q \notin P \\ 0 & \text{for } q \in P \end{cases}$$  \hspace{1cm} (A8)

$$B_4 = \begin{cases} x(t_n - (q + 1)T) & \text{for } q \notin Q \\ 0 & \text{for } q \in Q \end{cases}$$

The psd $S_{j}(\omega)$ is the Fourier transform of $R_{ij}(q)$

$$S_{j}(\omega) = R_{ij}(0) + 2 \sum_{q=1}^{\infty} R_{ij}(q) \cos(\omega q)$$  \hspace{1cm} (A9)

$S_{j}(\omega)$ is used in (A1) to determine $\sigma_{pj}^2$.

If $x(t)$ has a Fourier transform $X(f)$ strictly bandlimited to the frequency interval $[-1/T, 1/T]$ with nominal zero-crossing locations $t_n = T/2$, then the infinite summations in (A3) and (A4) may be reduced to finite sums. Application of the Poisson summation formula

$$\sum_{i} v(iT) = \frac{1}{T} \sum_{p} V(-p/T)$$

to (A3) yields

$$R_{ij}(0) = 2\delta^2 \left\{ \frac{1}{T} \sum_{p=-1}^{1} (-1)^p \int_{-\infty}^{\infty} X(f) X(f + \frac{p}{T}) df \right\}$$

Similarly, for (A4) the result is

$$R_{ij}(\pm 1) = -\delta^2 \left\{ \frac{1}{T} \sum_{p=-1}^{1} (-1)^p \int_{-\infty}^{\infty} X(f) X(f + \frac{p}{T}) e^{-j2\pi f/T} df \right\}$$

$$- \sum_{i \in P \cup Q} x(T/2 - iT) x(-T/2 - iT) - A_2 B_{-2}$$  \hspace{1cm} (A11)
APPENDIX B:

CALCULATION OF ADDITIVE NOISE JITTER VARIANCE

In this Appendix, the noise jitter variance $\sigma^2_{nj}$ is determined using (31) with $S_t(\omega) = 0$, so that

$$\sigma^2_{nj} = \frac{1}{2\pi} \int_{-\pi}^{\pi} |H(\omega)|^2 S_N(\omega) \, d\omega \tag{B1}$$

where $S_N(\omega)$ is determined from $R_N(p)$. From (28) and (29)

$$R_N(q) = 4E[b_n b_{n+q} b_{n+q}] \tag{B2}$$

Using the linear approximation (9) for $n_k$ and (14) for $b_k$, and evaluating the expectation yields \text{[14]}

$$R_N(0) = 2\sigma^2 R_\eta(0) \tag{B3}$$

$$R_N(\pm 1) = -\sigma^2 R_\eta(\pm T) \tag{B4}$$

$$R_N(q) = 0 \quad \text{for } q \neq 0, \pm 1 \tag{B5}$$

where $R_\eta(\tau)$ is the continuous autocorrelation function of $\eta(t)$. The psd $S_N(\omega)$ is the Fourier transform of $R_N(q)$

$$S_N(\omega) = R_N(0) + 2R_N(1) \cos(\omega) \tag{B6}$$

$$= 2\sigma^2 \left\{ \sigma^2 - R_\eta(T) \cos(\omega) \right\} \tag{B7}$$
where \( R_s(0) = \sigma_i^2 \) is the variance of the zero-mean \( \eta(t) \).

\[ S_N(\omega) \] is used in (B1) to determine \( \sigma_{s,n}^2 \).

For any LPF that satisfies \( R_s(\pm T) = 0 \) (for example, a Nyquist matched filter system) the PSD \( S_N(\omega) \) is discrete white noise, thus

\[ \sigma_{s,n}^2 = \frac{2\sigma_i^2 B_c T}{1 - 2B_c T}. \]  

(B8)

To express \( \sigma_{s,n}^2 \) in terms of \( E_b/N_0, \tau(t) \) and \( 2B_c T \), we define the normalized pulse \( \tilde{x}(t) \triangleq x(t)/A \), where \( A \) is the amplitude of the received data signal \( s(t) \) at the optimum data sample location \( t = kT + \epsilon \). Assuming \( x(t) \) is reasonably symmetrical about \( t = 0 \), the nominal zero-crossings are located midway between the data samples. From (10), \( c \) may then be approximated by

\[ c \approx \frac{1}{2A^2(T/2)}. \]  

(B9)

For optimal matched filter detection of binary antipodal signals it is known that [13]

\[ A^2 = \frac{2E_b}{N_0}, \]  

(B10)

where \( E_b \) is the transmitted bit energy at the LPF input. Thus

\[ \sigma_{s,n}^2 \approx 2E_b(1 - 2B_c T)(\tilde{x}^2(T/2)). \]  

(B11)

The noise jitter variance may be reduced by increasing \( E_b/N_0 \), or by reducing the PLL bandwidth \( 2B_c T \) (at the expense of acquisition performance), or by increasing the slope of the waveform \( \tilde{x}(T/2) \).

**APPENDIX C:**

**Effect of m-Bit Feedback Delay on the Additive Noise Jitter Variance**

To demonstrate the effect of the \( m \) bit delay in the feedback on \( \sigma_{s,n}^2 \), and \( 2B_c T \), we calculate \( \sigma_{s,n}^2 \) for \( F(\tilde{x}) = 1, \tau_k = \tilde{\tau}_k = 0, \) and \( R_s(\pm 1) = 0. \) Instead of using (B8) which requires evaluating the integral (27), we start with (16) specialized for this case

\[ \tilde{\tau}_{k+m} = \tilde{\tau}_k + 2Kb_{k-m}(\tilde{x}_{k-m} - \tilde{x}_{k-m}) \]  

(C1)

and evaluate the mean-squared value of both sides of (C1) to obtain [16]

\[ \sigma_{s,n}^2 = \frac{K^2}{\rho(m)} - K \]  

(C2)

where

\[ \rho_i(m-p) = E[\epsilon_{k-m}\epsilon_p]/R_s(0), \quad p = 0, 1, \ldots, m - 1. \]  

(C3)

Substituting (C1) in (C3) and evaluating the expectation yields

\[ \rho_i(m-p) = \rho_i(m-p-1) + K\rho_i(p+1), \quad p = 0, 1, \ldots, m - 1. \]  

(C4)

Recursive solutions to \( \rho_i(m) \) for \( m \leq 3 \) are

\[ \rho_i(m) = \begin{cases} 1 & m = 0 \\ \frac{1}{1 + K} & m = 1 \\ \frac{1}{1 + K(1 + K)} & m = 2 \\ \frac{1}{1 + K(1 + K)} & m = 3 \end{cases} \]  

(C5)

Equating (C2) and (B8) and solving for \( 2B_c T \) we find

\[ 2B_c T = \frac{K}{2\rho(m) - K}. \]  

(C6)

Since \( \rho_i(m) \leq 1 \), the \( m \) bit delay will generally degrade the noise performance of the synchronizer by increasing \( 2B_c T \). However, for small values of \( K \) and \( m, \rho_i(m) \approx 1 \), and the degradation will not be significant.

**References**


Patrick G. Ognundson (S’85–M’88) received the B.Eng. degree in electrical engineering from Lakehead University, Thunder Bay, Ont., Canada, in 1986, and the M.A.Sc. degree in electrical engineering from the University of Victoria, Victoria, B.C., Canada, in 1989. From 1980 to 1984, he was an Associate Member of the technical staff at MPR Teletech Limited, Burnaby, B.C., where he was involved in PCM and satellite product development. In 1988 he rejoined MFR, where currently he is the Technical Leader for broadband ISDN and ATM technology development. His present research interests are broadband digital communications techniques and ATM packet switching networks.

Peter F. Driessen (S’76–M’79–M’83), for a photograph and biography, see p. 573 of this Transactions.